• DocumentCode
    507382
  • Title

    Joint design-time and post-silicon optimization for digitally tuned analog circuits

  • Author

    Yao, Wei ; Shi, Yiyu ; He, Lei ; Pamarti, Sudhakar

  • Author_Institution
    Electr. Eng. Dept., Univ. of California, Los Angeles, CA, USA
  • fYear
    2009
  • fDate
    2-5 Nov. 2009
  • Firstpage
    725
  • Lastpage
    730
  • Abstract
    Joint design time and post-silicon optimization for analog circuits has been an open problem in literature because of the complex nature of analog circuit modeling and optimization. In this paper we formulate the co-optimization problem for digitally tuned analog circuits to optimize the parametric yield, subject to power and area constraints. A general optimization framework combing the branch-and-bound algorithm and gradient ascent method is proposed. We demonstrate our framework with two examples in high-speed serial link, the transmitter design and the phase-locked-loop (PLL) design. Simulation results show that compared with the design heuristic from analog designers´ perspective, joint design-time and post-silicon optimization can improve the yield by up to 47% for transmitter design and up to 56% for PLL design under the same area and power constraints. To the best of the authors´ knowledge, this is the first in-depth study on yield-driven analog circuit design technique that optimizes post-silicon tuning together with the design-time optimization.
  • Keywords
    analogue integrated circuits; circuit optimisation; integrated circuit design; integrated circuit modelling; phase locked loops; tree searching; analog circuit modeling; branch-and-bound algorithm; design-time optimization; digitally tuned analog circuits; gradient ascent method; phase-locked-loop; post-silicon optimization; transmitter design; Analog circuits; Capacitance; Circuit optimization; Constraint optimization; Design optimization; Optimization methods; Phase locked loops; Space exploration; Transmitters; Tunable circuits and devices;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer-Aided Design - Digest of Technical Papers, 2009. ICCAD 2009. IEEE/ACM International Conference on
  • Conference_Location
    San Jose, CA
  • ISSN
    1092-3152
  • Print_ISBN
    978-1-60558-800-1
  • Electronic_ISBN
    1092-3152
  • Type

    conf

  • Filename
    5361215