DocumentCode
514440
Title
An AVS video decoder design and implementation based on parallel algorithm
Author
Sui, Chunchun ; Wang, Ning ; Chen, Ling ; Cao, Xixin
Author_Institution
Sch. of Software & Microelectron., Peking Univ., Beijing, China
Volume
2
fYear
2010
fDate
7-10 Feb. 2010
Firstpage
1606
Lastpage
1609
Abstract
With the development of communication, digital video compression technology turns into one of the most flourishing realm. In this paper the author introduces an AVS decoder design based on a multimedia chip-platform. In order to obtain the optimal performance, the structure of decoder adopts parallel algorithm with the centre processer and the coprocessor. The performance of the decoder which is about ten times faster than that of the software mode rm52j_r1, meets the requirement of real-time broadcasting (30 frames per second). Some analyses about the optimization are also included in this paper.
Keywords
broadcasting; multimedia communication; parallel algorithms; video coding; AVS video decoder design; advanced audio video coding standard; digital video compression technology; multimedia chip-platform; parallel algorithm; real-time broadcasting; Algorithm design and analysis; Arithmetic; Coprocessors; Decoding; Digital signal processing; Engines; Entropy; Motion estimation; Parallel algorithms; Video compression; AVS; CC1100; Parallelism processing; Video decoder;
fLanguage
English
Publisher
ieee
Conference_Titel
Advanced Communication Technology (ICACT), 2010 The 12th International Conference on
Conference_Location
Phoenix Park
ISSN
1738-9445
Print_ISBN
978-1-4244-5427-3
Type
conf
Filename
5440337
Link To Document