DocumentCode :
516280
Title :
An intelligent shrink path for Analog CMOS circuits
Author :
Alger, M. ; Koch, R.
Author_Institution :
Siemens AG, Dept. HL IT PE 22, Balanstrasse 73, 8000 Mÿnchen 80
Volume :
1
fYear :
1993
fDate :
22-24 Sept. 1993
Firstpage :
238
Lastpage :
241
Abstract :
The complex nature of analog design makes it difficult to transform analog circuits from one process to another one without extensive manual tuning. Whereas shrinking of layout data is widely used in the digital domain improving performance and reducing area simultaneously, analog circuits, or analog parts of mixed signal circuits usually are redesigned manually. This paper presents a method, that automatically adapts feature sizes of arbitrary analog circuits from one process to another keeping their performance. A mixed digital analog circuit for ISDN-applications containing 6000 analog components and 80 000 digital transistors has been converted from a 2¿ to a 1¿ p-well CMOS process. All aspects of performance have been maintained perfectly while chip area has been reduced to around 35 per cent of the initial design.
Keywords :
Abstracts; CMOS analog integrated circuits; Solid state circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1993. ESSCIRC '93. Nineteenth European
Conference_Location :
Sevilla, Spain
Print_ISBN :
2-86335-134-X
Type :
conf
Filename :
5467884
Link To Document :
بازگشت