Title :
7.5 Gb/s Monolithically Integrated Clock Recovery using PLL and 0.3 μM Gate Length Quantum Well HEMTs
Author :
Wang, Z.-G. ; Berroth, M. ; Nowotny, U. ; Hofmann, P. ; Hülsmann, A. ; Köhler, K. ; Raynor, B. ; Schneider, J.
Author_Institution :
Fraunhofer-Institute for Applied Solid-State Physics, Tullastr. 72, 7800 Freiburg, Germany. Tel.: +49 +761 5159 533, Fax: +49 +761 5159 400
Abstract :
A monolithically integrated clock recovery (CR) circuit making use of the phase-locked loop (PLL) circuit technique and enhancement/depletion AlGaAs/GaAs quantum well high electron mobility transistors (QW-HEMTs) with gate lengths of 0.3 μm has been realized. A novel preprocessing circuit was used. In the PLL a fully-balanced varactorless VCO has been introduced. The VCO has a centre oscillating frequency of about 7.5 GHz and a tuning range greater than 500 MHz. A satisfactory clock signal has been obtained at the bit rate of about 7.5 Gb/s. The power consumption is less than 200 mW at the supply voltage of -5 V.
Keywords :
Chromium; Circuit optimization; Clocks; Frequency; Gallium arsenide; HEMTs; MODFETs; Phase locked loops; Tuning; Voltage-controlled oscillators;
Conference_Titel :
Solid-State Circuits Conference, 1993. ESSCIRC '93. Nineteenth European
Conference_Location :
Sevilla, Spain
Print_ISBN :
2-86335-134-X