Title :
A High Speed 64K Bit CMOS RAM
Author :
Cissou, R. ; Chapelle, R.
Author_Institution :
Matra-Harris Semiconducteurs, Nantes - France
Abstract :
The first memory of a high performances CMOS 64K family, an 8KÃ8 asynchronous static RAM has been developed, using a full CMOS 6 transistor memory cell approach, to reduce power consumption and enhance endurance in disturbed environment. New design techniques have been adopted to optimize both speed and power dissipation. Built on a self aligned CMOS technology with 1.5 micron design rules, the circuit reaches the size of 45 mm2 and achieves access time of 35 ns under typical conditions. To improve fabrication yield of the memory, redundancy assistance has been utilized, allowing correction of physical defects by column replacement.
Keywords :
CMOS memory circuits; CMOS technology; Fabrication; Lithography; MOS devices; Power dissipation; Random access memory; Read-write memory; Redundancy; Transistors;
Conference_Titel :
Solid-State Circuits Conference, 1985. ESSCIRC '85. 11th European
Conference_Location :
Toulouse, France