DocumentCode :
516419
Title :
A 256K CMOS EPROM
Author :
Calzi, Ph. ; Devin, J. ; Bergemont, A.
Author_Institution :
THOMSON SEMICONDUCTORS / EUROTECHNIQUE, B.P. 2 - 13790 ROUSSET - FRANCE
fYear :
1985
fDate :
16-18 Sept. 1985
Firstpage :
156
Lastpage :
160
Abstract :
The need for high density, low power and fast CMOS EPROM has been established by the evolution of high performance circuits such as microprocessors. This paper will discuss A 256K CMOS EPROM utilizing 2 UM design rules technology. The word organization is 32K words X 8. The cell size is 54.4 UM2 and the die size is 29.6 MM2 including 4 extra rows and 2 extra columns. To reduce power consumption address transitions detections scheme is used; as a result power dissipation is less than 500 UW in stand-by mode and 150 mW at 4 MHZ in active mode. To minimize latch-up sensitivity the circuit is built on a P-type low resistivity substrate. The EPROM is fully compatible with existing NMOS circuit.
Keywords :
CMOS technology; Circuits; Clocks; Decoding; Detectors; Differential amplifiers; EPROM; Energy consumption; Pulse amplifiers; Pulse generation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1985. ESSCIRC '85. 11th European
Conference_Location :
Toulouse, France
Type :
conf
Filename :
5468050
Link To Document :
بازگشت