DocumentCode :
516421
Title :
A Data-Transfer Architecture for Fast Multi-Bit Serial Access Mode DRAM
Author :
Takasugi, A. ; Ohtsuki, Y. ; Kamo, A. ; Uesugi, M.
Author_Institution :
Oki Electric Industry Co., Ltd., Tokyo Japan
fYear :
1985
fDate :
16-18 Sept. 1985
Firstpage :
161
Lastpage :
165
Abstract :
A data-transfer architecture for both fast multi-bit serial access mode and multi-output pin configuration DRAM is described in this paper. The key feature of the newly developed architecture to realize fast serial access time is the concurrent data-transfer of two cascade serial outputs in a CAS cycle using time-multiplexed data-bus. The data-transfer per one output pin is achieved by only two pairs of time-multiplexed data-bus. The data bus enables to minimize die size compared with non time-multiplexed data-bus; conventional technique. By using the architecture, a 64K × 4b nibble mode DRAM of small die size and fast nibble access time has been developed.
Keywords :
Circuits; Content addressable storage; Costs; Hardware; Latches; Microcomputers; Packaging; Random access memory; Size control; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1985. ESSCIRC '85. 11th European
Conference_Location :
Toulouse, France
Type :
conf
Filename :
5468054
Link To Document :
بازگشت