Title :
A Low-Power True Single Phase Clocked (TSPC) Full-Adder
Author :
Schindler, Volker
Author_Institution :
Institute for Applied Information Processing and Communications, Graz University of Technology, Klosterwiesgasse 32/1, A-8010 Graz, Austria.
Abstract :
A TSPC full-adder circuit containing only 6 clock transistors and thus consuming significantly less power than recently published full-adders has been designed and characterized by simulation. It is composed of 36 transistors and consumes 220 ¿W @100 MHz when connected to a 5 V power supply, using a 0.8 ¿m standard CMOS process technology. This considers all parasitic capacitances as well as the power needed for clocking. Although minimum size transistors are used exclusively, and precharge gates are avoided in order to minimize power consumption, the operating frequency may be raised up to 290 MHz.
Keywords :
CMOS process; CMOS technology; Circuit simulation; Clocks; Energy consumption; Information processing; Latches; Parasitic capacitance; Power supplies; Voltage;
Conference_Titel :
Solid-State Circuits Conference, 1996. ESSCIRC '96. Proceedings of the 22nd European
Conference_Location :
Neuchatel, Switzerland
Print_ISBN :
2-86332-197-8