DocumentCode :
516760
Title :
An Asynchronous 16*16 Pixel Array-Processor for Morphological Filtering of Greyscale Images
Author :
Robin, F. ; Renaudin, M. ; Privat, G.
Author_Institution :
France Telecom, CNET-Grenoble, BP 98, 38243 Meylan Cedex, France. e-mail: robin@cns.cnet.fr
fYear :
1996
fDate :
17-19 Sept. 1996
Firstpage :
188
Lastpage :
191
Abstract :
We present a fine-grain asynchronous 16*16 VLSI array processor. It demonstrates how asynchronism can be exploited both at functional and architectural levels. Our design flow is based on a standard cells approach that combines Differential Cascode Voltage Switch Logic blocks and standard CMOS gates. The chip has been fabricated using the CNET/SGS-Thomson 0.5 ¿m CMOS triple metal layer technology. It includes 800 000 transistors in an area of 8*9 mm2. It allows real-time iterative morphological filtering of greyscale 256*256 pixels images at a 30 Hz frame rate using a single chip.
Keywords :
CMOS logic circuits; Convergence; Filtering; Filters; Image reconstruction; Iterative algorithms; Pipelines; Pixel; Switches; Telecommunications;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1996. ESSCIRC '96. Proceedings of the 22nd European
Conference_Location :
Neuchatel, Switzerland
Print_ISBN :
2-86332-197-8
Type :
conf
Filename :
5468623
Link To Document :
بازگشت