DocumentCode :
517200
Title :
An Integrated High Resolution CMOS Timing Generator Based on an Array of Delay Locked Loops
Author :
Christiansen, J.
Author_Institution :
CERN, Geneva.
fYear :
1995
fDate :
19-21 Sept. 1995
Firstpage :
50
Lastpage :
53
Abstract :
This paper describes the architecture and performance of a new high resolution timing generator used as a building block for Time to Digital Converters (TDC) and clock alignment functions. The timing generator is implemented as an array of delay locked loops. This architecture enables a timing generator with sub-gate delay resolution to be implemented in a standard digital CMOS process. The proposed timing generator has been mapped into a 1.0 ¿m CMOS process and a RMS error of the time taps of 48 ps has been measured with a bin size of 150 ps. Used as a TDC device a RMS error of 76 ps has been obtained.
Keywords :
CMOS process; CMOS technology; Clocks; Counting circuits; Delay effects; Detectors; Dynamic range; Energy resolution; Time measurement; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1995. ESSCIRC '95. Twenty-first European
Conference_Location :
Lille, France
Print_ISBN :
2-86332-180-3
Type :
conf
Filename :
5469335
Link To Document :
بازگشت