Title :
An optimized design of under-sampling 100MHz-10b time-interleaved pipelined ADC
Author :
Xinghua, Wang ; Zhong Shun´an ; Zhuo, Zhang
Author_Institution :
Sch. of Inf. & Electron., Beijing Inst. of Technol., Beijing, China
Abstract :
An under-sampling high speed pipelined ADC is proposed with optimized two-channel time-interleaved architecture. The two channels have a common SHA which is designed for under-sampling while the clock frequency in each channel is half of it in SHA. And in the two-channel time-interleaved pipelined part, the shared operational amplifier compensates for the large mismatch between the channels in each same stage. This design minimizes power consumption and chip area in time-interleaved ADC. Under SMIC 0.35um 1P6M process with 3.3V supply, the performance of SNR reaches nearly 65dB with the condition that the sampling rate is 100MHz and the input frequency is scanned from 1MHz to 110MHz. The current consumption of 100MSps is about 34mA.
Keywords :
analogue-digital conversion; bootstrap circuits; integrated circuit design; interleaved codes; signal sampling; frequency 1 MHz to 110 MHz; frequency 100 MHz; size 0.35 mum; time-interleaved pipelined ADC; two-channel time-interleaved architecture; undersampling; voltage 3.3 V; CMOS technology; Circuit testing; Clocks; Design optimization; Energy consumption; Frequency; Operational amplifiers; Sampling methods; Signal design; Switches; bootstrapped switch; shared amplifier; time interleaved; under sampling;
Conference_Titel :
Computer Engineering and Technology (ICCET), 2010 2nd International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4244-6347-3
DOI :
10.1109/ICCET.2010.5485889