• DocumentCode
    523048
  • Title

    A process variation aware low power synthesis methodology for fixed-point FIR filters

  • Author

    Banerjee, Nabaneeta ; Jung Hwan Choi ; Roy, Kaushik

  • Author_Institution
    Purdue Univ., West Lafayette, IN, USA
  • fYear
    2007
  • fDate
    27-29 Aug. 2007
  • Firstpage
    147
  • Lastpage
    152
  • Abstract
    In this paper, we present a novel FIR filter synthesis technique that allows aggressive voltage scaling by exploiting the fact that all filter coefficients are not equally important to obtain a “reasonably accurate” filter response. Our technique implements a Level Constrained Common Subexpression Elimination (LCCSE) algorithm, where we can constrain the number of adder levels required to compute each of the coefficient outputs. By specifying a tighter constraint (in terms of number of adders in the critical path) on the important coefficients, we ensure that the later computational steps compute only the less important coefficient outputs. In case of delay variations due to voltage scaling and/or process variations, only the less important outputs are affected, resulting in graceful degradation of filter quality. The proposed architecture, therefore, lends itself to aggressive voltage scaling for low-power dissipation even under process parameter variations. Under extreme process variation and supply voltage scaling (0.8V), filters implemented in BPTM 70 nm technology show an average power savings of 25-30% with minor degradation in filter response.
  • Keywords
    FIR filters; adders; network synthesis; BPTM; FIR filter synthesis technique; adder levels; filter quality; fixed-point FIR filters; level constrained common subexpression elimination; process variation aware low power synthesis methodology; voltage scaling; Adders; Algorithm design and analysis; Computer architecture; Costs; Degradation; Delay; Energy consumption; Finite impulse response filter; Hardware; Voltage; fixed-point FIR filters; low-power; synthesis; variation aware;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Low Power Electronics and Design (ISLPED), 2007 ACM/IEEE International Symposium on
  • Conference_Location
    Portland, OR
  • Electronic_ISBN
    978-1-59593-709-4
  • Type

    conf

  • DOI
    10.1145/1283780.1283813
  • Filename
    5514273