DocumentCode :
523200
Title :
Constrained-random test bench for synthesis: Technique, tools and results
Author :
Bodean, D.G. ; Bodean, Gh C.
Author_Institution :
Tech. Univ. of Moldova, Moldova
Volume :
2
fYear :
2010
fDate :
28-30 May 2010
Firstpage :
1
Lastpage :
6
Abstract :
This paper presents the technique and tools for automatization of the synthesis of constrained-random test-bench for verification of the synthesizable designs of microprocessors and microcontrollers. The structure and parameters of constrained-random test-bench is coded by a stochastic grammar that is specified by elaborated tools. The Application, called RandGen, generates test-bench instantiation which is inserted in the design for synthesis. Also, elaborated tools allow to estimate various constrained-random parameters. The performed test experiments have showed that the apriori estimations and aposteriori test results are in good agreement.
Keywords :
Automatic testing; Chromium; Data structures; Hardware design languages; Microcontrollers; Microprocessors; Parameter estimation; Performance evaluation; Software tools; Stochastic processes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Automation Quality and Testing Robotics (AQTR), 2010 IEEE International Conference on
Conference_Location :
Cluj-Napoca, Romania
Print_ISBN :
978-1-4244-6724-2
Type :
conf
DOI :
10.1109/AQTR.2010.5520802
Filename :
5520802
Link To Document :
بازگشت