Title :
Hardware design methodology to synthesize communication interfaces from TLM to RTL
Author :
Hatami, N. ; Prinetto, P. ; Trapanese, A.
Author_Institution :
Politec. di Torino, Torino, Italy
Abstract :
The goal of this paper is to propose a synthesis based design methodology for communication interfaces at transaction level. This methodology can guarantee the synthesizability of high level communications when IP cores each use a different type of communication structure. It also supports changes in design interface in case of IP core changes. The other benefit of the proposed methodology is the ability to manage different kinds of protocols at both sides of the channel. The focus of the paper is on one-to-one communications and other types of communication channels are not discussed in this work.
Keywords :
Communication channels; Computer languages; Design methodology; Embedded system; Guidelines; Hardware; Libraries; Peer to peer computing; Protocols; Time to market; Blocking transport interface; Design methodology; High level synthesis; Non-blocking transport interface; System level design; TLM; Transaction level modeling;
Conference_Titel :
Automation Quality and Testing Robotics (AQTR), 2010 IEEE International Conference on
Conference_Location :
Cluj-Napoca, Romania
Print_ISBN :
978-1-4244-6724-2
DOI :
10.1109/AQTR.2010.5520832