DocumentCode
523711
Title
SRAM-based NBTI/PBTI sensor system design
Author
Qi, Zhenyu ; Wang, Jiajing ; Cabe, Adam ; Wooters, Stuart ; Blalock, Travis ; Calhoun, Benton ; Stan, Mircea
Author_Institution
Dept. of Electr. & Comput. Eng., Univ. of Virginia, Charlottesville, VA, USA
fYear
2010
fDate
13-18 June 2010
Firstpage
849
Lastpage
852
Abstract
NBTI has been a major aging mechanism for advanced CMOS technology and PBTI is also looming as a big concern. This work first proposes a compact on-chip sensor design that tracks both NBTI and PBTI for both logic and SRAM circuits. Embedded in an SRAM array the sensor takes the form of a 6T SRAM cell and is at least 30× smaller than previous designs. Extensively reusing the SRAM peripheral circuitry minimizes control logic overhead. Sensing overhead is further amortized as the sensors can be both reconfigured and recycled as functional SRAM cells, potentially increasing SRAM yield when other bit cells fail due to initial process variation or long time aging effects. The paper also proposes a variation-aware sensor system design methodology by quantifying and leveraging the tradeoff between the size and number of sensors and the system sensing precision. Design examples show that a system of 500 sensors can achieve 4mV precision with 98.8% confidence, and a system of 1K sensors designed for 1M SRAM bit cells achieves 2000× area overhead reduction compared to a worst-case based approach.
Keywords
Aging; CMOS logic circuits; CMOS technology; Logic circuits; Niobium compounds; Random access memory; Reconfigurable logic; Sensor arrays; Sensor systems; Titanium compounds; Aging; NBTI; PBTI; Process Variation; Redundancy; SRAM; Sensor; Sensor System Design; Yield;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference (DAC), 2010 47th ACM/IEEE
Conference_Location
Anaheim, CA, USA
ISSN
0738-100X
Print_ISBN
978-1-4244-6677-1
Type
conf
Filename
5522917
Link To Document