DocumentCode :
523825
Title :
Fortifying analog models with equivalence checking and coverage analysis
Author :
Horowitz, Mark ; Jeeradit, Metha ; Lau, Frances ; Liao, Sabrina ; Lim, ByongChan ; Mao, James
Author_Institution :
Dept. of Electr. Eng., Stanford Univ., Stanford, CA, USA
fYear :
2010
fDate :
13-18 June 2010
Firstpage :
425
Lastpage :
430
Abstract :
As analog and digital circuits have become more intertwined, we need to create a validation approach that handles both circuit types gracefully. This paper proposes a model-first approach, where one creates functional models of the analog blocks that will work in a HDL simulator, and then uses these models in the same way as HDL models are used for other standard cells: they are used in the full system validation, and the underlying implementations are validated to ensure they meet this specification. While creating functional models for the analog blocks might seem difficult, almost all analog blocks can be modeled as linear systems and we use this property to help create the required functional model.
Keywords :
analogue circuits; digital circuits; linear systems; HDL simulator; analog blocks; analog circuit; analog models; coverage analysis; digital circuit; equivalence checking; linear systems; model-first approach; validation approach; Analog circuits; Circuit simulation; Circuit testing; Design automation; Digital circuits; Digital systems; Hardware design languages; Linear systems; Signal design; Voltage; Analog validation; design methodology; equivalence checking; fault coverage; formal validation; model-first design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (DAC), 2010 47th ACM/IEEE
Conference_Location :
Anaheim, CA
ISSN :
0738-100X
Print_ISBN :
978-1-4244-6677-1
Type :
conf
Filename :
5523181
Link To Document :
بازگشت