DocumentCode :
523877
Title :
An efficient phase detector connection structure for the skew synchronization system
Author :
Kao, Yu-Chien ; Chou, Hsuan-Ming ; Tsai, Kun-Ting ; Chang, Shih-Chieh
Author_Institution :
Dept. of Comput. Sci., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2010
fDate :
13-18 June 2010
Firstpage :
729
Lastpage :
734
Abstract :
Clock skew optimization continues to be an important concern in circuit designs. To overcome the influence caused by PVT variations, the automatic skew synchronization scheme can dynamically adjust and reduce the clock skew after a chip is manufactured. There are two key components in the skew synchronization scheme: Adjustable Delay Buffer (ADB) and Phase Detector (PD). Most previous researchers have emphasized on ADB placement issues. In this paper, we show that the connection between FFs and PDs can also greatly influence the final clock skew due to the insertion of the PDs. We first analyze the influence of PD connection structures. Then we propose an algorithm to generate a PD connection structure which achieves the minimum influence to the clock skew. Our experimental results are very encouraging.
Keywords :
buffer circuits; flip-flops; logic design; network synthesis; phase detectors; synchronisation; ADB placement; PD connection structures; PVT variation; adjustable delay buffer; automatic clock skew synchronization system; phase detector connection structure; Circuits; Clocks; Computer science; Delay; Design optimization; Detectors; Flip-flops; Manufacturing; Phase detection; Synchronization; Adjustable Delay Buffer; Phase Detector; Post-Silicon Tuning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (DAC), 2010 47th ACM/IEEE
Conference_Location :
Anaheim, CA
ISSN :
0738-100X
Print_ISBN :
978-1-4244-6677-1
Type :
conf
Filename :
5523305
Link To Document :
بازگشت