DocumentCode
523971
Title
Design and analysis of compact ultra Energy-Efficient logic gates using laterally-actuated double-electrode NEMS
Author
Dadgour, Hamed F. ; Hussain, Muhammad M. ; Smith, Casey ; Banerjee, Kaustav
Author_Institution
Dept. of Electr. & Comput. Eng., Univ. of California, Santa Barbara, CA, USA
fYear
2010
fDate
13-18 June 2010
Firstpage
893
Lastpage
896
Abstract
Nano-Electro-Mechanical Switches (NEMS) are among the most promising emerging devices due to their near-zero subthreshold-leakage currents. This paper reports device fabrication and modeling, as well as novel logic gate design using “laterally-actuated double-electrode NEMS” structures. The new device structure has several advantages over existing NEMS architectures such as being immune to impact bouncing and release vibrations (unlike a vertically-actuated NEMS) and offer higher flexibility to implement compact logic gates (unlike a single-electrode NEMS). A comprehensive analytical framework is developed to model different properties of these devices by solving the Euler-Bernoulli´s beam equation. The proposed model is validated using measurement data for the fabricated devices. It is shown that by ignoring the non-uniformity of the electrostatic force distribution, the existing models “underestimate” the actual value of Vpull-in and Vpull-out. Furthermore, novel energy efficient NEMS-based circuit topologies are introduced to implement compact inverter, NAND, NOR and XOR gates. For instance, the proposed XOR gate can be implemented by using only two NEMS devices compared to that of a static CMOS-based XOR gate that requires at least 10 transistors.
Keywords
beams (structures); logic gates; nanoelectromechanical devices; switches; vibrations; Euler-Bernoulli beam equation; NAND gates; NEMS based circuit; NOR gates; XOR gates; compact inverter; compact ultra energy efficient logic gates; impact bouncing; laterally actuated double electrode NEMS; nanoelectromechanical switches; release vibrations; Differential equations; Electrostatic measurements; Energy efficiency; Fabrication; Logic design; Logic devices; Logic gates; Nanoelectromechanical systems; Nanoscale devices; Switches; Energy-Efficient Electronics; Laterally-Actuated NEMS; Logic Design; Nano-Electro-Mechanical Switches; Process Variation; Steep-Subthreshold Switch;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference (DAC), 2010 47th ACM/IEEE
Conference_Location
Anaheim, CA
ISSN
0738-100X
Print_ISBN
978-1-4244-6677-1
Type
conf
Filename
5523511
Link To Document