DocumentCode :
524081
Title :
Design of low-power short-distance opto-electronic transceiver front-ends with scalable supply voltages and frequencies
Author :
Xuning Chen ; Gu-Yeon Wei ; Li-Shiuan Peh
Author_Institution :
Dept. of Electr. Eng., Princeton Univ., Princeton, NJ, USA
fYear :
2008
fDate :
11-13 Aug. 2008
Firstpage :
277
Lastpage :
282
Abstract :
The need for low-power I/Os is widely recognized, as I/Os take up a significant portion of total chip power. In recent years, researchers have pointed to the potential system-level power savings that can be realized if dynamic voltage scalable I/Os are available. However, substantial challenges remain in building such links. This paper presents the design and implementation details of opto-electronic transceiver front-end blocks where supply voltage can scale from 1.2 V to 0.6 V with almost linearly scalable bandwidth from 8 Gb/s to 4 Gb/s, and power consumption from 36 mW to 5 mW in a 130 nm CMOS process. To the best of our knowledge, this is the first circuit demonstration of voltage-scalable optical links. It demonstrates the feasibility of dynamic voltage scalable optical I/Os.
Keywords :
CMOS integrated circuits; optical interconnections; optoelectronic devices; transceivers; CMOS process; low-power short-distance opto-electronic transceiver front-ends; scalable supply voltages; voltage-scalable optical links; Frequency; Transceivers; Voltage; dynamic voltage and frequency scaling; interconnection networks; optical transceiver; voltage-controlled inductive load;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design (ISLPED), 2008 ACM/IEEE International Symposium on
Conference_Location :
Bangalore
Print_ISBN :
978-1-4244-8634-2
Electronic_ISBN :
978-1-60558-109-5
Type :
conf
DOI :
10.1145/1393921.1393994
Filename :
5529022
Link To Document :
بازگشت