DocumentCode
524114
Title
Analyzing static and dynamic write margin for nanometer SRAMs
Author
Jiajing Wang ; Nalam, S. ; Calhoun, Benton H.
Author_Institution
Dept. of Electr. & Comput. Eng., Univ. of Virginia, Charlottesville, VA, USA
fYear
2008
fDate
11-13 Aug. 2008
Firstpage
129
Lastpage
134
Abstract
This paper analyzes write ability for SRAM cells in deeply scaled technologies, focusing on the relationship between static and dynamic write margin metrics. Reliability has become a major concern for SRAM designs in modern technologies. Both local mismatch and scaled VDD degrade read stability and write ability. Several static approaches, including traditional SNM, BL margin, and the N-curve method, can be used to measure static write margin. However, static approaches cannot indicate the impact of dynamic dependencies on cell stability. We propose to analyze dynamic write ability by considering the write operation as a noise event that we analyze using dynamic stability criteria. We also define dynamic write ability as the critical pulse width for a write. By using this dynamic criterion, we evaluate the existing static write margin metrics at normal and scaled supply voltages and assess their limitations. The dynamic write time metric can also be used to improve the accuracy of VCCmin estimation for active VDD scaling designs.
Keywords
SRAM chips; circuit noise; circuit reliability; circuit stability; nanoelectronics; BL margin; N-curve method; SNM; SRAM cells; SRAM designs; cell stability; dynamic stability criteria; dynamic write ability; dynamic write margin; local mismatch; nanometer SRAM; read stability; reliability; static write margin; Degradation; Dynamic voltage scaling; Frequency; Pulse width modulation inverters; Random access memory; Semiconductor device noise; Space vector pulse width modulation; Stability criteria; Time factors; Time measurement; SRAM; VCCmin; dynamic noise margin; reliability; static noise margin; variation; write margin;
fLanguage
English
Publisher
ieee
Conference_Titel
Low Power Electronics and Design (ISLPED), 2008 ACM/IEEE International Symposium on
Conference_Location
Bangalore
Print_ISBN
978-1-4244-8634-2
Electronic_ISBN
978-1-60558-109-5
Type
conf
DOI
10.1145/1393921.1393954
Filename
5529055
Link To Document