• DocumentCode
    524118
  • Title

    Variation-aware gate sizing and clustering for post-silicon optimized circuits

  • Author

    Cheng Zhuo ; Blaauw, D. ; Sylvester, Dennis

  • Author_Institution
    EECS Dept., Univ. of Michigan, Ann Arbor, MI, USA
  • fYear
    2008
  • fDate
    11-13 Aug. 2008
  • Firstpage
    105
  • Lastpage
    110
  • Abstract
    As technology is aggressively scaled, nano-regime VLSI designs are becoming increasingly susceptible to process variations. Unlike pre-silicon optimization, post-silicon techniques can tune the individual die to better meet the power-delay constraints. This paper proposes a variation-aware methodology for the simultaneous gate sizing and clustering for post-silicon tuning with adaptive body biasing. The proposed methodology uses an accurate table look-up model and fully explores the interaction between gate sizing and optimal body bias based clustering. In addition, it is suitable for industrial test cases with tens of thousands gates. Our optimization methodology includes a body bias distribution alignment strategy to mitigate the impact of critical gates. In this way, the cluster´s body bias voltage is not simply determined by only a few critical gates. We also prove the linear dependence between the mean of the body bias probability distribution and the gate size. Based on this, we further investigate a simultaneous sizing and re-clustering algorithm for better leakage savings. A circuit re-balancing and gate snapping scheme is then suggested to map the solution to a standard cell library. Compared with arecently-reported method, the proposed methodology can obtain on average 25.5% leakage saving at nearly the same run time.
  • Keywords
    VLSI; circuit optimisation; elemental semiconductors; integrated circuit design; nanoelectronics; pattern clustering; silicon; statistical distributions; table lookup; Si; adaptive body biasing; body bias distribution alignment strategy; body bias probability distribution; circuit rebalancing scheme; cluster body bias voltage; gate snapping scheme; linear dependence; optimal body bias based clustering; post-silicon optimized circuit clustering; power-delay constraints; reclustering algorithm; scaled nanoregime VLSI designs; standard cell library; table look-up model; variation-aware gate sizing; Circuit optimization; Clocks; Clustering algorithms; Constraint optimization; Design optimization; Fabrication; Optimization methods; Testing; Very large scale integration; Voltage; body bias; clustering; optimization; sizing; variation;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Low Power Electronics and Design (ISLPED), 2008 ACM/IEEE International Symposium on
  • Conference_Location
    Bangalore
  • Print_ISBN
    978-1-4244-8634-2
  • Electronic_ISBN
    978-1-60558-109-5
  • Type

    conf

  • DOI
    10.1145/1393921.1393949
  • Filename
    5529059