Title :
Multiple power-gating domain (multi-VGND) architecture for improved leakage power reduction
Author :
Sathanur, A. ; Benini, Luca ; Macii, Alberto ; Macii, E. ; Poncino, Massimo
Author_Institution :
Politec. di Torino, Torino, Italy
Abstract :
Row-based power-gating has recently emerged as a meet-in-the-middle sleep transistor insertion paradigm between cell-level and block-level granularity, in which each layout row defines the unit of gating, and different rows can be clustered and share the same sleep transistor. Previous works, however, assume the availability of a single virtual ground voltage, thus making the decision of whether to gate or not a given cluster a binary choice: a cluster is either gated or not. In this work, we consider a limited set of virtual ground voltages, which allows us to assign to a cluster the virtual ground voltage that offers the best leakage-performance tradeoff for that cluster. We propose two algorithms for solving two power-gating variants: one in which the entire design is gated (given an allowable delay degradation), and another one in which only a subset of the rows is gated (given an allowable delay degradation and sleep transistor area). Our algorithm automatically finds the set of clusters with optimal virtual ground voltages so as to minimize leakage while respecting timing and area constraints. The number of power-gating domains can be user-bounded, in accordance with power grid or library characterization limitations. Results show that multiple virtual ground allow to improve by more than 34% over existing solutions that gate the entire design, and provide sizable savings also for the case of partial power-gating.
Keywords :
CMOS integrated circuits; integrated circuit layout; nanoelectronics; transistors; block-level granularity; cell-level granularity; improved leakage power reduction; meet-in-the-middle sleep transistor insertion paradigm; multiple power-gating domain architecture; nanometer CMOS design; power-gating domains; row-based power-gating; single virtual ground voltage; Algorithm design and analysis; Clustering algorithms; Degradation; Delay; Libraries; Logic devices; Power grids; Sleep; Timing; Voltage; clustering; leakage power; power-gating; row-based; sleep transistor; standard cell;
Conference_Titel :
Low Power Electronics and Design (ISLPED), 2008 ACM/IEEE International Symposium on
Conference_Location :
Bangalore
Print_ISBN :
978-1-4244-8634-2
Electronic_ISBN :
978-1-60558-109-5
DOI :
10.1145/1393921.1393938