DocumentCode :
525424
Title :
A new approach for testing CMOS circuits for glitches
Author :
Saxena, Amit ; Agarwal, R.P. ; Kaushik, B.K. ; Kumar, Praveen ; Sharma, Kamna
Author_Institution :
Dept. of Electron. & Comput. Sci., MAIT-New Delhi, Delhi, India
Volume :
3
fYear :
2010
fDate :
25-27 June 2010
Abstract :
A method is proposed here for development of a new tool which provides fast and efficient way for fault diagnoses in analog CMOS circuits arises due to glitches. The tool follows SBT (simulation before testing) based approach for tests the CMOS analog circuits against faults arises due to glitches. SBT system for fault diagnosis requires some form of a fault dictionary to which the test data is compared. The designed tool generates a fault dictionary which is used in SBT method with distinct pretest and post-test analysis stages. Pretest analysis generates a fault directory. For this the circuit is simulated circuit under all fault combinations, as well as the fault-free case. We can then compute observable variables (voltages or currents), of them, for each combination and store them in an entry of the fault directory.
Keywords :
CMOS analogue integrated circuits; electronic engineering computing; fault diagnosis; integrated circuit testing; CMOS analog circuits; CMOS circuits testing; circuit glitches; fault diagnosis; fault dictionary; fault directory; post test analysis; pretest analysis; simulation before testing; Analog circuits; CMOS analog integrated circuits; Circuit faults; Circuit simulation; Circuit testing; Computational modeling; Dictionaries; Fault diagnosis; System testing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design and Applications (ICCDA), 2010 International Conference on
Conference_Location :
Qinhuangdao
Print_ISBN :
978-1-4244-7164-5
Electronic_ISBN :
978-1-4244-7164-5
Type :
conf
DOI :
10.1109/ICCDA.2010.5541383
Filename :
5541383
Link To Document :
بازگشت