DocumentCode :
527908
Title :
Impact of dual placement on WDDL design security in Mesh-based and Tree-based FPGAs
Author :
Amouri, Emna ; Marrakchi, Zied ; Mehrez, Habib
Author_Institution :
LIP6, Univ. Pierre et Marie Curie 4, Paris, France
fYear :
2010
fDate :
18-21 July 2010
Firstpage :
1
Lastpage :
4
Abstract :
The Wave Dynamic Differential Logic (WDDL) has been identified as a promising countermeasure to increase the robustness of cryptographic devices against Differential Power Attacks (DPA). However, to guarantee the effectiveness of WDDL technique, the routing in both the direct and complementary paths must be balanced. This paper tackles the problem of unbalance of dual-rail signals in WDDL design. We describe placement techniques suitable for Tree-based and Mesh-based FPGAs, and quantify the gain that they confer. Experimental results show that the placement affects significantly the dual-rail unbalance. In fact, the average delay unbalance in WDDL DES netlist was reduced by 72% in the Tree FPGA and by 82% in the Mesh FPGA using adapted placement techniques.
Keywords :
field programmable gate arrays; integrated circuit design; logic design; WDDL design security; cryptographic devices; differential power attacks; dual placement; dual-rail signals; mesh-based FPGA; tree-based FPGA; wave dynamic differential logic; Cryptography; Delay; Field programmable gate arrays; Logic gates; Routing; Switches; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ph.D. Research in Microelectronics and Electronics (PRIME), 2010 Conference on
Conference_Location :
Berlin
Print_ISBN :
978-1-4244-7905-4
Type :
conf
Filename :
5587112
Link To Document :
بازگشت