DocumentCode :
527912
Title :
Hierarchical performance estimation of analog blocks using Pareto Fronts
Author :
Deniz, Engin ; Dündar, Günhan
Author_Institution :
Dept. of Electron. & Commun. Eng., Dogus Univ., Istanbul, Turkey
fYear :
2010
fDate :
18-21 July 2010
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents a general approach for hierarchical performance estimation (PE) of any analog system. Not only PE is evaluated by the extracted Pareto Fronts (PF) but also an approximate design of the system is obtained. PE of an analog system requires a well-determined performance design space (PDS) exploration for a given technology. PF which is a very useful technique for evaluating the performance space, provides the set of all optimal trade-offs of competing performances of a given block. Thus, the designer can easily get insight into the capability of the system. In this work, a three-level system is divided into its subsystems and PF of each subsystem is determined. Then, hierarchical methodology of PF composition is applied from lower levels to higher levels so the PF of the main system is obtained with less computational effort. The novelty of the work lies on using simple algorithms instead of complex optimization algorithms and simulation loops.
Keywords :
Pareto optimisation; analogue integrated circuits; estimation theory; Pareto fronts; analog blocks; complex optimization algorithms; computational effort; hierarchical performance estimation; performance design space exploration; three-level system; Design automation; Integrated circuit modeling; Mathematical model; Optimization; Solid modeling; Space exploration; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ph.D. Research in Microelectronics and Electronics (PRIME), 2010 Conference on
Conference_Location :
Berlin
Print_ISBN :
978-1-4244-7905-4
Type :
conf
Filename :
5587116
Link To Document :
بازگشت