• DocumentCode
    528624
  • Title

    Reconfigurable architecture for IP peripherals

  • Author

    Saxena, Manish Kumar ; Bhatnagar, Ekansh ; Jaiswal, Nitin ; Parab, Milind ; Kulkarni, Samir Nagesh

  • Author_Institution
    Syst. LSI Div., Samsung India Software Oper., Bangalore, India
  • fYear
    2010
  • fDate
    7-10 Sept. 2010
  • Firstpage
    347
  • Lastpage
    350
  • Abstract
    A SoC typically integrates multiple peripheral IPs. Each one of these IP´s has its own interfaces and integration requirements. The test benches designed for these IP´s are different and require independent porting of test-cases on the SoC, thereby extending the test time. Also, practically there may not exist any use case that requires all these IPs at the same time. In this paper we propose a novel reconfigurable architecture concept to integrate multiple IPs on a single recon-figurable IP. This concept is applied to implement multiple serial and audio interface applications on a single IP. We also propose a methodology to integrate similar audio and serial interfaces onto a single reusable architecture. The architecture features multiple configurable blocks which are reconfigured and re-arranged to perform as any one of the serial or audio peripherals. The proposed architecture is AMBA compliant and special attention has been given to ensure an ease of SoC integration.
  • Keywords
    IP networks; peripheral interfaces; reconfigurable architectures; system-on-chip; AMBA compliant; IP peripherals; SoC; audio interface applications; independent porting; multiple serial applications; reconfigurable architecture; Computer architecture; Data processing; Hardware; IP networks; Protocols; Synchronization; System-on-a-chip; AC´97 (Intel´s Audio Codec 97); APB (AMBA Peripheral Bus); DPR (Drift Corrector, Pulse Shaper, Recovered Data SFR); I2C (Inter-IC) Bus; I2S (Inter-IC Sound) Bus; IrDA (Infrared Data Association); MPSI (MultiProtocol Serial Interface); PCM (Pulse code modulation); PSV (Pre Scalar Value); RXCLKCON (Receive Clock Configuration SFR); SFR (Special Function Registers); SPI (Serial Peripheral Interface); TXCLKCON (Transmit Clock Configuration SFR); UART (Universal Asynchronous Receiver/Transmitter);
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Signals and Electronic Systems (ICSES), 2010 International Conference on
  • Conference_Location
    Gliwice
  • Print_ISBN
    978-1-4244-5307-8
  • Electronic_ISBN
    978-83-9047-4-2
  • Type

    conf

  • Filename
    5595177