DocumentCode :
528630
Title :
FPGA-based cryptosystem with combined stream-block cipher and digital chaos generator
Author :
Dabal, Pawe ; Pelka, Ryszard
Author_Institution :
Dept. of Electron. Eng., Mil. Univ. of Technol., Warsaw, Poland
fYear :
2010
fDate :
7-10 Sept. 2010
Firstpage :
315
Lastpage :
318
Abstract :
This paper presents results of studies on the implementation of integrated cryptographic system combining an initial stream ciphering with block ciphering based on the AES algorithm. A novel architecture of fast, single-chip cryptosystem using pipelined AES engines combined with the initial stream cipher based on the digital chaos generator is proposed. The throughput of the system implemented in the Virtex 5 FPGA equals to 17.07 Mbps, and is much better than reported so far for the other low-cost, 8-bit FPGA-based architectures. This cryptosystem can be used in mobile electronic equipment for secure, real-time transmission of digital signals, including audio-video applications.
Keywords :
chaos generators; cryptography; field programmable gate arrays; AES algorithm; FPGA based cryptosystem; digital chaos generator; stream block cipher; Chaos; Cryptography; Field programmable gate arrays; Generators; Logistics; Random access memory; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals and Electronic Systems (ICSES), 2010 International Conference on
Conference_Location :
Gliwice
Print_ISBN :
978-1-4244-5307-8
Electronic_ISBN :
978-83-9047-4-2
Type :
conf
Filename :
5595185
Link To Document :
بازگشت