DocumentCode :
528816
Title :
PASAP: Power aware structured ASIC placement
Author :
Chakraborty, Ashutosh ; Pan, David Z.
Author_Institution :
ECE Department, University of Texas at Austin, Austin, Texas, USA
fYear :
2010
fDate :
18-20 Aug. 2010
Firstpage :
395
Lastpage :
400
Abstract :
Structured ASICs provide an exciting middle ground between FPGA and ASIC design methodologies. Compared to ASIC, structured ASIC based designs require lower non recurring engineering (NRE) costs and turn-around-time but suffer from higher power consumption and lower performance. Power reduction for structured ASICs uses extensive clock and supply power-down of unused circuitry and use of low power devices. However, due to the limited granularity of power-down, physical design (specially placement) should be performed to maximize the components that can be powered down. In this paper, we present the first placement algorithm to specifically target this problem. Our tool, PASAP (Power Aware Structured ASIC Placement), minimizes the clock and leakage power by maximizing the fraction of the structured ASIC that can be powered down or disconnected from clock tree. On a set of large benchmark designs, PASAP reduces clock and leakage power by 32% and 17% respectively compared to prior structured ASIC placement tool RegPlace [1] incurring 17% penalty in wirelength and 30% longer runtime.
Keywords :
Algorithm design and analysis; Application specific integrated circuits; Benchmark testing; Capacitance; Clocks; Random access memory; Tiles; low power; placement; regular fabrics; structured ASICs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low-Power Electronics and Design (ISLPED), 2010 ACM/IEEE International Symposium on
Conference_Location :
Austin, TX, USA
Print_ISBN :
978-1-4244-8588-8
Type :
conf
Filename :
5599038
Link To Document :
بازگشت