DocumentCode :
528854
Title :
Combined magnetic- and circuit-level enhancements for the nondestructive self-reference scheme of STT-RAM
Author :
Chen, Yiran ; Li, Hai ; Wang, Xiaobin ; Zhu, Wenzhong ; Xu, Wei ; Zhang, Tong
Author_Institution :
Seagate Technology Bloomington, MN, USA
fYear :
2010
fDate :
18-20 Aug. 2010
Firstpage :
1
Lastpage :
6
Abstract :
A nondestructive self-reference read scheme (NSRS) was recently proposed to overcome the bit-to-bit variation in Spin-Transfer Torque Random Access Memory (STT-RAM). In this work, we introduced three magnetic- and circuit-level techniques, including 1) R-I curve skewing, 2) yield-driven sensing current selection, and 3) ratio matching to improve the sense margin and robustness of NSRS. The measurements of our 16Kb STT-RAM test chip show that compared to the original NSRS design, our proposed technologies successfully increased the sense margin by 2.5X with minimized impacts on the memory reliability and hardware cost.
Keywords :
Integrated circuits; Magnetic fields; Magnetic tunneling; Magnetization; Resistance; Sensors; Switches; Emerging memory; STT-RAM; Spintronic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low-Power Electronics and Design (ISLPED), 2010 ACM/IEEE International Symposium on
Conference_Location :
Austin, TX, USA
Print_ISBN :
978-1-4244-8588-8
Type :
conf
Filename :
5599077
Link To Document :
بازگشت