DocumentCode :
531972
Title :
Hardware-efficient architecture for high throughput Turbo decoder
Author :
Chen, Jienan ; Hu, Jianhao
Author_Institution :
Dept. of Nat. Key Lab. of Sci. & Technol. & Technol. on Commun., Univ. of Electron. Sci. & Technol. of China, Chengdu, China
Volume :
4
fYear :
2010
fDate :
22-24 Oct. 2010
Abstract :
In this paper, a hardware-efficient and high throughput Turbo decoder architecture is proposed, which employs the look-ahead structure to speed up the decoding processing. Furthermore, the proposed architecture employs smaller hardware area than the traditional method to compute the extrinsic information. The slide window method is adopted in the proposed architecture to reduce memory requirement. The proposed architecture can achieve a higher throughput ratio with a relatively low hardware cost.
Keywords :
codecs; turbo codes; high throughput turbo decoder architecture; look-ahead structure; slide window method; Decoding; Log-MAP; Look-Ahead; Slide Window; Turbo Decoding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Application and System Modeling (ICCASM), 2010 International Conference on
Conference_Location :
Taiyuan
Print_ISBN :
978-1-4244-7235-2
Electronic_ISBN :
978-1-4244-7237-6
Type :
conf
DOI :
10.1109/ICCASM.2010.5619233
Filename :
5619233
Link To Document :
بازگشت