DocumentCode :
5328
Title :
Sparse channelizer for FPGA-based simultaneous multichannel DRM30 receiver
Author :
Tietche, Brunel Happi ; Romain, Olivier ; Denby, Bruce
Author_Institution :
ETIS Lab., Cergy-Pontoise Univ., Cergy-Pontoise, France
Volume :
61
Issue :
2
fYear :
2015
fDate :
May-15
Firstpage :
151
Lastpage :
159
Abstract :
The paper describes a channelization architecture that simultaneously extracts all radio stations in the DRM30 standard, that is intended to be an important part of a future receiver to simultaneously demodulate the entire 0 - 30 MHz broadcast band for content and metadata indexing applications. The system, which contains overlap-add and Goertzel algorithms, is implemented on a single Field- Programmable Gate Array (FPGA), thus offering the possibility of use in real time applications. This novel architecture achieves superior efficiency by minimizing multiplication calculational resources, as compared to existing FPGA-based channelizers. Chip resource utilization details and experimental results from the developed prototype are also presented.
Keywords :
field programmable gate arrays; radio receivers; FPGA; Goertzel algorithms; channelization architecture; chip resource utilization; content indexing applications; field programmable gate array; metadata indexing applications; multiplication calculational resources; radio stations; simultaneous multichannel DRM30 receiver; sparse channelizer; Bandwidth; Field programmable gate arrays; Filter banks; Filtering algorithms; Finite impulse response filters; Frequency modulation; Standards; Channelization; DRM30; FPGA; Indexing applications;
fLanguage :
English
Journal_Title :
Consumer Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-3063
Type :
jour
DOI :
10.1109/TCE.2015.7150568
Filename :
7150568
Link To Document :
بازگشت