DocumentCode :
535205
Title :
A Sub-band Synthesis Filter parallel processor based on Transport Trigger Architecture
Author :
Shi, Zaifeng ; Qiu, Peng ; Wang, Yong ; Wang, Su ; Guo, Wei
Author_Institution :
Sch. of Electron. & Inf. Eng., Tianjin Univ., Tianjin, China
Volume :
8
fYear :
2010
fDate :
16-18 Oct. 2010
Firstpage :
3691
Lastpage :
3694
Abstract :
The most important stage in MP3 audio processing is Sub-band code/decode, which takes much computational load. In this paper, a solution with configurable processor based on TTA(Transport Trigger Architecture) was proposed to meet with real-time decoding system. According to the algorithm of Subband Synthesis Filter and requirement of accuracy, all the features was custom, such as bus number, bus width, function unit and instruction set. This processor implemented parallel computation by VLIW(Very Long Instruction Word). The FPGA prototype verification results indicated that this solution completed MP3 real-time decoding at the frequency of 30MHz, and SNR was greater than 90db.
Keywords :
audio coding; field programmable gate arrays; filters; microprocessor chips; parallel processing; FPGA prototype verification; MP3 audio processing; bus number; bus width; frequency 30 MHz; function unit; instruction set; real time decoding; subband synthesis filter parallel processor; transport trigger architecture; very long instruction word; Band pass filters; Computer architecture; Decoding; Digital audio players; Digital signal processing; Encoding; Filtering algorithms; formatting; insert; style; styling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image and Signal Processing (CISP), 2010 3rd International Congress on
Conference_Location :
Yantai
Print_ISBN :
978-1-4244-6513-2
Type :
conf
DOI :
10.1109/CISP.2010.5647307
Filename :
5647307
Link To Document :
بازگشت