Title :
Strained Si and SiGe Nanowire Tunnel FETs for Logic and Analog Applications
Author :
Qing-Tai Zhao ; Richter, Simon ; Schulte-Braucks, Christian ; Knoll, Lars ; Blaeser, Sebastian ; Gia Vinh Luong ; Trellenkamp, Stefan ; Schafer, Anna ; Tiedemann, Andreas ; Hartmann, Jean-Michel ; Bourdelle, Konstantin ; Mantl, Siegfried
Author_Institution :
Peter Grunberg Inst. 9 (PGI 9), Forschungszentrum Julich, Julich, Germany
Abstract :
Guided by the Wentzel-Kramers-Brillouin approximation for band-to-band tunneling (BTBT), various performance boosters for Si TFETs are presented and experimentally verified. Along this line, improvements achieved by the implementation of uniaxial strain in nanowires (NW), the benefits of high-k/metal gates, and newly engineered tunneling junctions as well as the effect of scaling the NW to diameters of 10 nm are demonstrated. Specifically, self-aligned ion implantation into the source/drain silicide and dopant segregation has been exploited to achieve steep tunneling junctions with less defects. The obtained devices deliver high on-currents, e.g., gate-all-around (GAA) NW p-TFETs with 10 nm diameter show ID = 64 μA/μm at VDS = VGS - Voff = -1.0 V, and good inverse subthreshold slopes (SS). Tri-gate TFETs reach minimum SS of 30 mV/dec. Dopant segregation helps to minimize the defect density in the junction and thus trap assisted tunneling (TAT) is reduced. Pulsed current-voltage (I-V) measurements have been used to investigate TAT. We could show that scaled NW devices with multigates are less vulnerable to TAT compared to planar devices due to a shorter tunneling path enabled by the inherently good electrostatics. Furthermore, SiGe NW homo- and heterojunction TFETs have been investigated. The advantages of a SiGe/Si heterostructure as compared to a homojunction device are revealed and the effect of line tunneling which results in an increased BTBT generation is demonstrated. It is also shown that complementary strained Si TFET inverters and p-TFET NAND gates can be operated at VDD as low as 0.2 V. This suggests a great potential of TFETs for ultralow power applications. The analysis of GAA NW TFETs for analog applications provided a high transconductance efficiency and large intrinsic gain, even higher than for state-of-the-art 20 nm FinFETs at low voltages.
Keywords :
Ge-Si alloys; analogue circuits; elemental semiconductors; field effect transistors; high-k dielectric thin films; ion implantation; logic gates; low-power electronics; nanowires; silicon; tunnel transistors; tunnelling; BTBT generation; FinFETs; GAA NW TFET analysis; I-V measurements; Si; SiGe; TAT; Wentzel-Kramers-Brillouin approximation; analog applications; band-to-band tunneling; complementary strained silicon TFET inverters; defect density; dopant segregation; electrostatics; engineered tunneling junctions; gate-all-around NW p-TFETs; heterojunction TFETs; high transconductance efficiency; high-k-metal gates; homojunction TFETs; line tunneling effect; logic applications; nanowire tunnel FETs; p-TFET NAND gates; performance boosters; planar devices; pulsed current-voltage measurements; scaled NW devices; self-aligned ion implantation; size 10 nm; size 20 nm; source-drain silicide; steep tunneling junctions; strained tunnel FETs; trap assisted tunneling; tunneling path; uniaxial strain; voltage -1.0 V; Annealing; Ion implantation; Junctions; Logic gates; Silicon; Silicon germanium; Tunneling; NAND; SiGe; Strained Si nanowire; Tunnel-FET; analog; inverter; strained Si Nanowire; subthreshold slope (SS); tunnel-FET;
Journal_Title :
Electron Devices Society, IEEE Journal of the
DOI :
10.1109/JEDS.2015.2400371