DocumentCode :
540829
Title :
A compact fully-integrated 5.2 – 11.2 GHz low noise amplifier using 0.18-µm CMOS technology
Author :
Hsu, Ya-Yun ; Huang, Bo-Jr ; Kuo, Jing-Lin ; Wang, Huei
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fYear :
2010
fDate :
7-10 Dec. 2010
Firstpage :
338
Lastpage :
341
Abstract :
A 5.2 to 11.2 GHz, fully-integrated low noise amplifiers (LNA) was designed and fabricated in the 0.18-μm CMOS technology. This low noise amplifier is a 2-stage design using one cascode RF NMOS configuration with one common source configuration. This device building block preserves high gain, low noise, and good stability without consuming more dc power. By using the proposed circuit topology, the noise from the matching devices can be suppressed. The IC achieves a power gain of 13.9 dB over a 3-dB bandwidth of 5.2 - 11.2 GHz and a noise figure of 4.9 - 6.7 dB. The chip size is only 0.59 × 0.52 mm2 and it consumes 8 mW. Still it has good P1dB performance at the input of -8 dBm and the output with 2 dBm, which is better compared with previously reported CMOS LNAs.
Keywords :
CMOS analogue integrated circuits; field effect MMIC; integrated circuit design; low noise amplifiers; microwave amplifiers; 2-stage design; CMOS technology; bandwidth 5.2 GHz to 11.2 GHz; cascode RF NMOS configuration; circuit topology; compact fully-integrated low noise amplifiers; noise figure 4.9 dB to 6.7 dB; power 8 mW; size 0.18 mum; CMOS integrated circuits; Size measurement; LNA; UWB; noise-canceling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Conference Proceedings (APMC), 2010 Asia-Pacific
Conference_Location :
Yokohama
Print_ISBN :
978-1-4244-7590-2
Electronic_ISBN :
978-1-902339-22-2
Type :
conf
Filename :
5728713
Link To Document :
بازگشت