DocumentCode :
542820
Title :
Pipelined implementations of the a Priori Error-Feedback LSL algorithm using logarithmic arithmetic
Author :
Albu, Felix ; Kadlec, Jiri ; Coleman, Nick ; Fagan, Anthony
Author_Institution :
DSP Group, UCD, Belfield 4, Dublin, Ireland
Volume :
3
fYear :
2002
fDate :
13-17 May 2002
Abstract :
In this paper we present several implementations of the Modified A Priori Error-Feedback LSL (EF-LSL) algorithm [1] on the VIRTEX FPGA. Its computational parallelism and pipelinabilty are important advantages. Internally, the computations are based on the logarithmic number system. We compare 32-bit (SINGLE-ALU or DUAL-ALU version) and 20-bit (QUADRI-ALU versions). We show that the LNS implementation can outperform the standard DSP solutions based on 32-bit floating-point processors.
Keywords :
Clocks; Field programmable gate arrays; Lead; Random access memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing (ICASSP), 2002 IEEE International Conference on
Conference_Location :
Orlando, FL, USA
ISSN :
1520-6149
Print_ISBN :
0-7803-7402-9
Type :
conf
DOI :
10.1109/ICASSP.2002.5745200
Filename :
5745200
Link To Document :
بازگشت