DocumentCode :
543933
Title :
A low power VLIW processor generation method by means of extracting non-redundant activation conditions
Author :
Iwato, Hirofumi ; Sakanushi, Keishi ; Takeuchi, Yoshinori ; Imai, Masaharu
Author_Institution :
Grad. Sch. of Inf. Sci. & Technol., Osaka Univ., Suita, Japan
fYear :
2007
fDate :
Sept. 30 2007-Oct. 3 2007
Firstpage :
227
Lastpage :
232
Abstract :
This paper proposes a low power VLIW processor generation method by automatically extracting non-redundant activation conditions of pipeline registers for clock gating. It is important for the best power reduction by clock gating to create control signals that can completely shut off redundant clock supplies for registers. In order to generate the control signals automatically, the proposed method utilizes highlevel architecture information called Micro-Operation Descriptions, which describes a VLIW processor architecture. Exploiting the Micro-Operation Descriptions in a VLIW processor generation process, the proposed method automatically extracts the non-redundant activation conditions that can control clock gating to supply the minimum clocks to the pipeline registers. Using the non-redundant activation condition extraction, the proposed method achieves short calculation time and low area overhead; the proposed method can be applied to VLIW processor generation. Experimental results show that the VLIW processor generated with proposed method achieves power reduction about 60% compared to the non-clock-gated VLIW processor, and about 35% compared to the VLIW processor that is applied clock gating by PowerCompiler with negligible area overhead.
Keywords :
parallel architectures; parallelising compilers; pipeline processing; power aware computing; VLIW; clock gating; high-level architecture; micro-operation description; non redundant activation condition extraction; pipeline registers; power compiler; processor architecture; processor generation method; Clocks; Multiplexing; Pipeline processing; Pipelines; Registers; Synchronization; VLIW; ASIP; Clock Gating; Low Power; VLIW Processor;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware/Software Codesign and System Synthesis (CODES+ISSS), 2007 5th IEEE/ACM/IFIP International Conference on
Conference_Location :
Salzburg
Print_ISBN :
978-1-5959-3824-4
Type :
conf
Filename :
5753846
Link To Document :
بازگشت