DocumentCode :
54574
Title :
LUT-oriented dual-rail quasi-delayinsensitive logic synthesis
Author :
Lemberski, I.
Author_Institution :
Baltic Int. Acad., Riga, Latvia
Volume :
50
Issue :
7
fYear :
2014
fDate :
March 27 2014
Firstpage :
503
Lastpage :
505
Abstract :
The method of quasi-delay-insensitive logic synthesis using look-up tables (LUTs) is described. It is shown that the dual-rail sum-of-minterm function hazard-free implementation can be done using a single LUT. Namely, instead of the conventional approach based on a DIMS representation where each minterm is implemented on a C-element, the whole sum-of-minterm function is mapped into the single C-element. For Boolean network implementation, it is proved that a fork with branches to different nodes is not required to be isochronic. It simplifies technological synthesis and allows using existing placement and routine methods and tools supposed for synchronous logic. Compared to the conventional approach, the method reduces significantly circuit complexity (in terms of the number of LUTs).
Keywords :
circuit complexity; logic circuits; table lookup; C-element implementation; DIMS representation; LUT; boolean network implementation; circuit complexity; dual-rail quasidelay-insensitive logic synthesis; dual-rail sum-of-minterm function hazard-free implementation; look-up table;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2014.0242
Filename :
6780224
Link To Document :
بازگشت