DocumentCode :
546852
Title :
A novel CMOS detector based on a deep trapping gate
Author :
Fourches, Nicolas T.
Author_Institution :
IRFU, Commissariat a l´´Energie Atomique (CEA), Gif-sur-Yvette, France
fYear :
2010
fDate :
Oct. 30 2010-Nov. 6 2010
Firstpage :
655
Lastpage :
658
Abstract :
A novel detecting device compatible with modified CMOS processes was studied using standard simulation codes. The physical principle of the device derives from the properties of a buried gate containing deep trapping centers. This gate, which modulates the drain-source current of the n or p MOS transistor selectively traps carriers generated by an impinging particle. This principle evaluated with realistic simulations parameters shows that a good signal to noise ratio might be obtained for an energy deposition equivalent to a minimum ionizing particle within a limited silicon thickness. Problems related to the physical implementation process for such a device are also discussed.
Keywords :
CMOS logic circuits; MOS integrated circuits; nuclear electronics; silicon radiation detectors; CMOS detector; deep trapping gate; ionizing particle analysis; modified CMOS process; nMOS transistor; pMOS transistor; signal-to-noise ratio; silicon thickness analysis; standard simulation code; CMOS integrated circuits; Charge carrier processes; Impurities; Logic gates; Pixel; Sensors; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium Conference Record (NSS/MIC), 2010 IEEE
Conference_Location :
Knoxville, TN
ISSN :
1095-7863
Print_ISBN :
978-1-4244-9106-3
Type :
conf
DOI :
10.1109/NSSMIC.2010.5873840
Filename :
5873840
Link To Document :
بازگشت