DocumentCode :
547328
Title :
High speed architecture of arithmetic coder
Author :
Liu, Kai ; Xu, Chao
Author_Institution :
Sch. of Comput. Sci. & Technol., Xidian Univ., Xi´´an, China
Volume :
3
fYear :
2011
fDate :
10-12 June 2011
Firstpage :
278
Lastpage :
281
Abstract :
A high speed arithmetic coder architecture is proposed in this paper. An out-of-order execution mechanism for different types of context is used that can allocate the context symbol to the idle arithmetic coding core with a different order compared with the input order. For the balance of the input rate of contexts, in one arithmetic coder, there exist N cores for processing different contexts, where N is the number of context type. Furthermore, the same bit detection (SBD) circuit is used for unrolling the renormalization stage of arithmetic coding. Moreover, because of time consuming for underflowing, a dedicated circuit is designed to unrolling the internal loop which can process underflowing situation in a few clock cycles. Experimental results demonstrate that the proposed architecture attains a throughput of 375.50 MCPS (Mega Contexts per Second) at its maximum based on field programmable gate arrays (FPGAs).
Keywords :
arithmetic codes; codecs; field programmable gate arrays; arithmetic coder; arithmetic coding core; clock cycles; context symbol; dedicated circuit; field programmable gate arrays; high speed architecture; out-of-order execution mechanism; renormalization stage; same bit detection circuit; Arithmetic Coding; Context; VLSI;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Science and Automation Engineering (CSAE), 2011 IEEE International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-8727-1
Type :
conf
DOI :
10.1109/CSAE.2011.5952680
Filename :
5952680
Link To Document :
بازگشت