DocumentCode :
547671
Title :
Activity aware clock gated storage element design
Author :
Alidash, Hossein Karimiyan ; Sayedi, Sayed Masoud
Author_Institution :
University of Kashan
fYear :
2011
fDate :
17-19 May 2011
Firstpage :
1
Lastpage :
4
Abstract :
In advanced sub-nanometer technologies, along with area and timing, power consumption is the major concern. Dynamic power is mostly the dominant component of total power consumption, and clock subsystem of a digital circuit has a large share in the dynamic power consumption which is mostly due to its high toggling rate and large capacitive loading. A new clock gating methodology for low-power clocked storage element design is presented. The proposed method removes unnecessary clock toggling and reduces capacitive loading, which both lead to reduced dynamic power and reduced design complexity. The proposed method is an ad-hoc method and does not require access to internal circuitry of storage element, which makes it feasible in the standard-cell based digital circuit design. The HSPICE simulation results conducted in 45nm CMOS technology confirm more than 20% less power consumption at low activity rate, and higher activity-rate crossover point compared to ordinary clock gating methods.
Keywords :
CMOS integrated circuits; Clocks; Flip-flops; Loading; Logic gates; Power demand; Synchronization; clock-gating; flip-flop; low-power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Engineering (ICEE), 2011 19th Iranian Conference on
Conference_Location :
Tehran, Iran
Print_ISBN :
978-1-4577-0730-8
Electronic_ISBN :
978-964-463-428-4
Type :
conf
Filename :
5955559
Link To Document :
بازگشت