• DocumentCode
    5478
  • Title

    Low-Power Clock Distribution Using a Current-Pulsed Clocked Flip-Flop

  • Author

    Islam, Riadul ; Guthaus, Matthew R.

  • Author_Institution
    Dept. of Comput. Eng., UCSC, Santa Cruz, CA, USA
  • Volume
    62
  • Issue
    4
  • fYear
    2015
  • fDate
    Apr-15
  • Firstpage
    1156
  • Lastpage
    1164
  • Abstract
    We propose a new paradigm for clock distribution that uses current, rather than voltage, to distribute a global clock signal with reduced power consumption. While current-mode (CM) signaling has been used in one-to-one signals, this is the first usage in a one-to-many clock distribution network. To accomplish this, we create a new high-performance current-mode pulsed flip-flop with enable (CMPFFE) using 45 nm CMOS technology. When the CMPFFE is combined with a CM transmitter, the first CM clock distribution network exhibits 62% lower average power compared to traditional voltage mode clocks.
  • Keywords
    CMOS integrated circuits; clock distribution networks; current-mode circuits; flip-flops; low-power electronics; power consumption; CM transmitter; CMOS technology; current-mode pulsed flip-flop; current-mode signaling; current-pulsed clocked flip-flop; global clock signal; low-power clock distribution; one-to-many clock distribution network; reduced power consumption; size 45 nm; CMOS integrated circuits; Clocks; Delays; Integrated circuit interconnections; Power demand; Registers; Transistors; Clock distribution network; crosstalk; current-mode; flip-flop; low-power;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2015.2402938
  • Filename
    7070891