DocumentCode :
548040
Title :
A stochastic evaluation methodology for wire segmentation in FPGAs for optimum performance
Author :
Bagheri, Anahita ; Masoumi, Nasser
Author_Institution :
University of Technology
fYear :
2011
fDate :
17-19 May 2011
Firstpage :
1
Lastpage :
1
Abstract :
Summary from only given. Most of the power consumption and chip area in FPGAs mainly depend on the routing properties such as the architecture, interconnects, and resources. Many researches have been conducted on routing resources to reduce the power and area, but rarely the impact of wire segmentation structure, as a part of routing resource, have been studied in details. In this paper based on extensive simulations, we extract the wire lengths of the most probability usage, and then an optimum combination of the wire segmentation, called 12HL, is chosen. Subsequently, we propose a methodology based on the stochastic process and probability study to estimate the optimum ratio of the wires in the 12HL combination. In this investigation, rather an inclusive group of benchmark circuits have been implemented in Spartan-3 in 32nm technology. We show that, using the proposed ratios for the wire segmentation model leads to a reduction of more than 40% of the power, 20% of the area, 38% of the power × net delay, 53% of the power × net delay × area, and 27% of the minimum channel width.
Keywords :
FPGA; interconnect; routing resources; wire length probability; wire segmentation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Engineering (ICEE), 2011 19th Iranian Conference on
Conference_Location :
Tehran
Print_ISBN :
978-1-4577-0730-8
Type :
conf
Filename :
5955930
Link To Document :
بازگشت