DocumentCode
548163
Title
FPGA implementation of JPEG-LS compression algorithm for real time applications
Author
Daryanavard, H. ; Abbasi, O. ; Talebi, R.
Author_Institution
Shahid Beheshti University
fYear
2011
fDate
17-19 May 2011
Firstpage
1
Lastpage
1
Abstract
Summary from only given. This paper presents some propositions to reduce consuming memory and increase operational frequency of hardware implementation of JPEG-LS algorithm for real time applications. By enhancement in the algorithm and using fast divider, memory has been reduced by 24%. Also, considering the proposed non-stalling pipeline architecture by using forwarding technique to avoid hazards, circuit frequency has increased to 155.2MHz and any 512×512 pixel image can be compressed in less than 1700us at these frequency and architecture. Compressor architecture was described by VerilogHDL and implemented on ALTERA Stratix II FPGA.
Keywords
FPGA; Forwarding; JPEG-LS; Memory; Pipeline;
fLanguage
English
Publisher
ieee
Conference_Titel
Electrical Engineering (ICEE), 2011 19th Iranian Conference on
Conference_Location
Tehran
Print_ISBN
978-1-4577-0730-8
Type
conf
Filename
5956054
Link To Document