DocumentCode :
54885
Title :
Improved design of high-frequency sequential decimal multipliers
Author :
Kaivani, Amir ; Liu Han ; Seok-Bum Ko
Author_Institution :
ECE Dept., Univ. of Saskatchewan, Saskatoon, SK, Canada
Volume :
50
Issue :
7
fYear :
2014
fDate :
March 27 2014
Firstpage :
558
Lastpage :
560
Abstract :
Hardware implementation of decimal arithmetic operations has become a hot topic for research during the last decade. Among various operations, decimal multiplication is considered as one of the most complicated dyadic operations, which requires high-cost hardware implementation. Therefore, the processor industry has opted to use the sequential decimal multipliers to reduce the high cost of parallel architectures. However, the main drawback of iterative multipliers is their high latency. In this reported work, the focus has been on reducing the latency of decimal sequential multipliers while maintaining a low cost of area. Consequently, a high-frequency sequential decimal multiplier is proposed whose cycle time is reduced to the latency of a binary half-adder plus that of a decimal multiply-by-two operation, which overall is less than that of a decimal carry-save adder. The synthesis results reveal that the proposed sequential multiplier works with a higher clock frequency than the fastest previous decimal multiplier which in turn leads to overall latency advantage.
Keywords :
adders; floating point arithmetic; parallel architectures; binary half-adder; clock frequency; decimal arithmetic operations; decimal carry-save adder; decimal multiplication; dyadic operations; high-frequency sequential decimal multipliers; parallel architectures; processor industry;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2013.2320
Filename :
6780255
Link To Document :
بازگشت