DocumentCode :
549485
Title :
Physical synthesis onto a layout fabric with regular diffusion and polysilicon geometries
Author :
Ryzhenko, Nikolai ; Burns, Steven
Author_Institution :
Strategic CAD Labs., Intel Corp., Moscow, Russia
fYear :
2011
fDate :
5-9 June 2011
Firstpage :
83
Lastpage :
88
Abstract :
In this work we propose a regular layout fabric practical for industrial random logic design and present cell synthesis algorithms specialized to this fabric. We show results on an industrial test-case where physical synthesis onto a library of extremely regular cells results in only 7% increase in leakage in comparison to traditional standard cells. We also show that using this fabric based cell synthesis system allows better overall area by allowing more upper layer routing. We achieve a 4% routable die size reduction by simultaneous cell synthesis and custom M1 routing.
Keywords :
circuit layout; lithography; logic circuits; logic design; network routing; M1 routing; fabric based cell synthesis system; industrial random logic design; industrial test-case; lithography techniques; physical synthesis; polysilicon geometries; regular diffusion; regular layout fabric; Fabrics; Layout; Libraries; Logic gates; Rails; Routing; Transistors; Cell Routing; Litho Friendly Layout; Regular Layout Fabric;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (DAC), 2011 48th ACM/EDAC/IEEE
Conference_Location :
New York, NY
ISSN :
0738-100x
Print_ISBN :
978-1-4503-0636-2
Type :
conf
Filename :
5981705
Link To Document :
بازگشت