Title :
Fault-tolerant 3D clock network
Author :
Lung, Chiao-Ling ; Su, Yu-Shih ; Huang, Shih-Hsiu ; Shi, Yiyu ; Chang, Shih-Chieh
Author_Institution :
Dept. of Comput. Sci., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
Clock tree synthesis is one of the most important and challenging problems in 3D ICs. The clock signals have to be delivered by through-silicon vias (TSVs) to different tiers with minimum skew and latency. While there are a few related works in literature, none of them considers the reliability of TSVs. Accordingly, the failure of any TSV in the clock tree yields a bad chip. The naive solution using double-TSV can alleviate the problem. But the significant area overhead renders it less practical for large designs. In this paper, we propose a novel TSV fault-tolerant unit (TFU) that can provide tolerance against TSV failures in a 3D clock network. It makes use of the existing 2D redundant trees designed for pre-bond testing, and thus has minimum area overhead. Compared to the double TSV technique, the 3D clock network constructed by our TFUs can achieve 61% area reduction with 3.9% yield rate improvement on an industrial case. To the best of the authors´ knowledge, this is the first practical work in literature that considers the fault tolerance of a 3D clock network.
Keywords :
clock distribution networks; fault tolerance; integrated circuit layout; integrated circuit testing; network routing; 2D redundant trees; 3D IC; TSV fault-tolerant unit; clock tree synthesis; double-TSV; fault tolerant 3D clock network; prebond testing; Clocks; Fault tolerance; Fault tolerant systems; Logic gates; Testing; Three dimensional displays; Through-silicon vias; 3D IC; Clock Network; Clock Tree Synthesis; Fault-tolerant; Redundant Tree; Through-Silicon Via;
Conference_Titel :
Design Automation Conference (DAC), 2011 48th ACM/EDAC/IEEE
Conference_Location :
New York, NY
Print_ISBN :
978-1-4503-0636-2