DocumentCode
549569
Title
Thermal signature: A simple yet accurate thermal index for floorplan optimization
Author
Kung, Jaeha ; Han, Inhak ; Sapatnekar, Sachin ; Shin, Youngsoo
Author_Institution
Dept. of Electr. Eng., KAIST, Daejeon, South Korea
fYear
2011
fDate
5-9 June 2011
Firstpage
108
Lastpage
113
Abstract
A floorplanning has a potential to reduce chip temperature due to the conductive nature of heat. If floorplan optimization, which is usually based on simulated annealing, is employed to reduce temperature, its evaluation should be done extremely fast with high accuracy. A new thermal index, named thermal signature, is proposed. It approximates the temperature calculation, which is done by taking the product of Green´s function and power density integrated over space. The correlation coefficient between thermal signature and temperature is shown to be quite high, more than 0.7 in many examples. A floorplanner that uses thermal signature is constructed and assessed using real design examples in 32-nm technology. It produces a floorplan whose maximum temperature is 11.4°C smaller than that of standard floorplan, on average, in reasonable amount of runtime.
Keywords
Green´s function methods; circuit layout; simulated annealing; thermal analysis; Green´s function; chip temperature reduction; conductive nature; floorplan optimization; power density; simulated annealing; size 32 nm; thermal index signature; Accuracy; Correlation; Heating; Runtime; Simulated annealing; Thermal analysis; Thermal analysis; thermal-aware floorplanning;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference (DAC), 2011 48th ACM/EDAC/IEEE
Conference_Location
New York, NY
ISSN
0738-100x
Print_ISBN
978-1-4503-0636-2
Type
conf
Filename
5981925
Link To Document