DocumentCode :
550172
Title :
A stochastic network calculus based approach for on-chip networks
Author :
Chen Jin-Wen ; Tang Liang ; Xi Hong-sheng ; Zhu Jin
Author_Institution :
Dept. of Autom., Univ. of Sci. & Technol. of China, Hefei, China
fYear :
2011
fDate :
22-24 July 2011
Firstpage :
4545
Lastpage :
4549
Abstract :
As the number of intellectual property (IP) cores in networks-on-chip (NoCs) continues to increase, the communication between IP cores presents nondeterministic characteristic. It is important to study the various stochastic factors that arise as the complexity of NoCs communication increases. In this paper, we address the issue of stochastic characteristics in an on-chip network with 2D tile-based mesh topology, based on which a generalized stochastically bounded bursty (gSBB) based traffic model is established. Within this model, the end-to-end performance is evaluated in terms of delay and backlog. Comparing with the results produced by cycle-accurate booksim-based simulator, we verify the effectiveness of our proposed model, which provides valuable guidelines for the early design of NoCs infrastructures.
Keywords :
calculus of communicating systems; communication complexity; delays; industrial property; multiprocessor interconnection networks; network-on-chip; telecommunication traffic; 2D tile-based mesh topology; backlog; cycle-accurate booksim-based simulator; delay; generalized stochastically bounded bursty; intellectual property cores; networks-on-chip; stochastic network calculus; traffic model; On-chip networks; Performance analysis; Stochastic network calculus;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Control Conference (CCC), 2011 30th Chinese
Conference_Location :
Yantai
ISSN :
1934-1768
Print_ISBN :
978-1-4577-0677-6
Electronic_ISBN :
1934-1768
Type :
conf
Filename :
6000509
Link To Document :
بازگشت