DocumentCode :
55079
Title :
A 40 nm 512 kb Cross-Point 8 T Pipeline SRAM With Binary Word-Line Boosting Control, Ripple Bit-Line and Adaptive Data-Aware Write-Assist
Author :
Nan-Chun Lien ; Li-Wei Chu ; Chien-Hen Chen ; Hao-I Yang ; Ming-Hsien Tu ; Kan, Paul-Sen ; Yong-Jyun Hu ; Ching-Te Chuang ; Shyh-Jye Jou ; Wei Hwang
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
61
Issue :
12
fYear :
2014
fDate :
Dec. 2014
Firstpage :
3416
Lastpage :
3425
Abstract :
This paper presents a cross-point 512 kb 8 T pipeline static random-access memory (SRAM). The cross-point structure eliminates write half-select disturb to facilitate bit-interleaving architecture for enhanced soft error immunity. The design employs boosted word-line (WL) for improving both read performance and write-ability. A ripple bit-line (RiBL) structure provides 30%-44% read access performance improvement and 2 ×-3.5 × variation immunity at 0.7 V compared with the conventional hierarchical bit-line (HiBL) schemes. An adaptive data-aware write-assist (ADAWA) with VCS tracking is employed to further enhance the write-ability while ensuring adequate stability for half-selected cells on the selected bit-lines. An adaptive voltage detector (AVD) with binary boosting control is used to mitigating gate electric over-stress. The design is implemented in UMC 40 nm low-power (40LP) CMOS technology. The 512 kb test chip operates from 1.5 V to 0.65 V, with maximum operation frequency of 800 MHz@1.1 V and 200 MHz@0.65 V. The measured power consumption is 0.5 mW/MHz (active) and 4.4 mW (standby) at 1.1 V, and 0.107 mW/MHz (active) and 0.367 mW (standby) at 0.65 V.
Keywords :
CMOS memory circuits; SRAM chips; adaptive control; circuit stability; detector circuits; integrated circuit design; voltage control; 40LP CMOS technology; ADAWA; AVD; HiBL scheme; RiBL structure; UMC low-power CMOS technology; VCS tracking; WL; adaptive data-aware write-assist; adaptive voltage detector; binary word-line boosting control; bit-interleaving architecture; boosted word-line design; cross-point 8T pipeline SRAM; frequency 200 MHz; frequency 800 MHz; gate electric over-stress mitigation; half-select disturb; half-selected cell stability; hierarchical bit-line scheme; power 0.367 mW; power 4.4 mW; read access performance; ripple bit-line structure; size 40 nm; soft error immunity enhancement; static random-access memory; storage capacity 512 Kbit; voltage 0.65 V; voltage 1.1 V; voltage 1.5 V to 0.65 V; write-ability; Boosting; Delays; Latches; Logic gates; Pipelines; SRAM cells; Adaptive data-aware write-assist (ADAWA); Static random-access memory (SRAM); adaptive voltage detector (AVD); ripple bit-line; write-ability;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2014.2336531
Filename :
6891326
Link To Document :
بازگشت