DocumentCode :
557614
Title :
A low-cost MAD prediction algorithm for H.264 rate control facilitating hardware implementation
Author :
Wang, Jia ; Yin, HaiBing ; Zhou, BingQian ; Xu, Ning
Author_Institution :
Dept. of Inf. Eng., China Jiliang Univ., Hangzhou, China
Volume :
1
fYear :
2011
fDate :
15-17 Oct. 2011
Firstpage :
18
Lastpage :
21
Abstract :
This paper presents a low complexity macroblock (MB) level H.264/AVC rate control (RC) algorithm from system-level design viewpoint for video encoder hardware implantation. MB pipeline structure and data reuse efficiency are simultaneously take into consideration. In order to improve the data processing efficiency, hardware encoder usually adopts zigzag scanning MB encoding sequence order instead of raster one. The proposed low-cost RC algorithm resolves the problem of data dependency without increasing processing latency. Moreover, the proposed algorithm adopts a new MB level mean absolute difference (MAD) prediction method to improve the MAD prediction efficiency in G012 proposal. Linear prediction method in G012 resulting in lower complexity and memory requirements not only reduce the complexity of RC algorithm but also the memory buffer. Simulation results show only 32%, 68%, and 88% hardware cycles are desired for QCIF, CIF and D1 format video real-time coding respectively in the proposed RC algorithm compared with G012, while maintaining the same PSNR compared with G012.
Keywords :
buffer storage; computational complexity; pipeline processing; video coding; D1 format video real-time coding; G012 proposal; H.264 rate control facilitating hardware implementation; H.264/AVC rate control algorithm; MAD prediction efficiency; MAD prediction method; MB level mean absolute difference prediction method; MB pipeline structure; PSNR; QCIF format video real-time coding; RC algorithm complexity; data dependency; data processing efficiency; data reuse efficiency; hardware cycles; hardware encoder; linear prediction method; low complexity macroblock level; low-cost MAD prediction algorithm; low-cost RC algorithm; memory buffer; memory requirements; processing latency; system-level design viewpoint; video encoder hardware implantation; zigzag scanning MB encoding sequence order; Algorithm design and analysis; Computer architecture; Encoding; Hardware; Pipelines; Prediction algorithms; Prediction methods; H.264/AVC; MAD; MB pipeline; rate control; zigzag;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image and Signal Processing (CISP), 2011 4th International Congress on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-9304-3
Type :
conf
DOI :
10.1109/CISP.2011.6099962
Filename :
6099962
Link To Document :
بازگشت